Skip to content
View GregAC's full-sized avatar

Block or report GregAC

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
Showing results

A machine learning accelerator core designed for energy-efficient AI at the edge.

Emacs Lisp 2,018 227 Updated Jan 21, 2026

ChipWhisperer - the complete open-source toolchain for side-channel power analysis and glitching attacks

C 1,390 331 Updated Dec 16, 2025

Design files and associated documentation for Sonata PCB, part of the Sunburst Project

HTML 19 5 Updated Apr 1, 2025

OpenTitan: Open source silicon root of trust

SystemVerilog 3,112 943 Updated Jan 23, 2026

64-bit multicore Linux-capable RISC-V processor

SystemVerilog 105 13 Updated Apr 28, 2025

Rsync-based OSX-like time machine for Linux, MacOS and BSD for atomic and resumable local and remote backups

Shell 830 71 Updated Sep 27, 2023

Random instruction generator for RISC-V processor verification

Python 1,246 371 Updated Oct 1, 2025

Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.

SystemVerilog 1,746 681 Updated Jan 26, 2026

Empowering everyone to build reliable and efficient software.

Rust 109,752 14,391 Updated Jan 26, 2026

SystemVerilog 2017 Pre-processor, Parser, Elaborator, UHDM Compiler. Provides IEEE Design/TB C/C++ VPI and Python AST & UHDM APIs. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsX

C++ 439 78 Updated Sep 6, 2025

Verible is a suite of SystemVerilog developer tools, including a parser, style-linter, formatter and language server

C++ 1,752 269 Updated Dec 22, 2025

Open source process design kit for usage with SkyWater Technology Foundry's 130nm node.

Python 3,388 440 Updated Oct 28, 2024

Verilator open-source SystemVerilog simulator and lint system

SystemVerilog 3,318 744 Updated Jan 26, 2026